SST75C Series – 7.0MM X 5.0MM Ceramic Stratum 3 SMD 10 Pad CMOS (VC)TCXO

3D Product View

3D View

Features

• Stratum 3 (Overall ±4.6ppm)
• CMOS
• (VC)TCXO
• Tape and Reel

Applications

• Base Stations
• Stratum 3
• Small Cell

3D Product View

3D View

Features

• Stratum 3 (Overall ±4.6ppm)
• CMOS
• (VC)TCXO
• Tape and Reel

Applications

• Base Stations
• Stratum 3
• Small Cell

Part Number Builder

Please choose your parameters to build a part number:

Part Numbering Guide

SST75C PARTN

Electrical Parameters

ParametersUnitsMinTypicalMaxRemarks
Frequency RangeMHz526
Frequency Tolerance at +25ºCppm-4.6+4.6
Freq. Stability vs. Op Temp.ppm-0.28+0.28See part numbering guide for options.
Freq. Stability vs. Supply Voltageppm-3.7+3.7
Operating Temperature°C-40+85See part numbering guide for options.
Storage Temperature°C-55+125
Supply Voltage (VDD) - 3.3V OptionV3.1353.33.465
Supply Voltage (VDD) - 5.0V OptionV4.7505.05.250
Current (IDD)mA6
Current Voltage (VC, VCTCXO) - 3.3V OptionV0.52.5
Current Voltage (VC, VCTCXO) 5.0V OptionV0.52.5
Pullability (VCTCXO)ppm±5.0±8.0See part numbering guide for options.
Linearity (VCTCXO)%10
Output Load (CMOS)pF15
Output Logic Levels High (VOH) V0.9*VDD
Output Logic Levels Low (VOL) V0.1*VDD
Rise (TR) and Fall (TF) Timens5
Symmetry (Duty Cycle)%455055
Tri-State Input Voltage (Enabled)V0.7*VDD
Tri-State Input Voltage (Disabled)V0.3*VDD
Start-Up Timems10
VC Input Impedance (VCTCXO)100
Phase Noise (Typical) 100Hz OffsetdBc/Hz-120
Phase Noise (Typical) 1KHz OffsetdBc/Hz-140
Phase Noise (Typical) 10KHz OffsetdBc/Hz-148

Outline Drawing & Recommended Landed Pattern

All dimensions are in millimeters (mm) unless otherwise noted. Drawings are not to scale.
SST75C 2d
SST75C TABLE
keyboard_arrow_up